# **USN**

## Eighth Semester B.E. Degree Examination, June/July 2011 **Advanced Computer Architecture**

Time: 3 hrs.

Max. Marks:100

Note: Answer FIVE full questions, selecting atleast TWO questions each from Part - A and Part - B.

#### PART-A

- a. Explain with a learning curve, how the cost of processor varies with time along with factors 1 influencing the cost.
  - b. Find the number of dies per 200cm wafer of circular shape that is used to cut die that is 1.5cm side and compare the number of dies produced on the same wafer if die is 1.25cm. (06 Marks)
  - c. Define Amdahls law. Derive an expression for CPU clock as a function of instruction count, (08 Marks) clocks per instruction and clock cycle time.
- a. What are major hazards in a pipeline? Explain data hazard and methods to minimize data 2 hazard with example.
  - b. Consider the following calculations: x = y + za = b \* c. Assume the calculations are done using registers. Show, using 5 stage pipeline, how many clock pulses are required for direct operations. By recording with stalls show how many clock pulses are required and (12 Marks) saving in the number of clock pulses to solve data hazard.
- a. What are data dependencies? Explain name dependences with example between two 3 (06 Marks) instructions.
  - b. What is correlating predictors? Explain with examples.

(06 Marks)

c. For the following instructions, using dynamic scheduling show the status of R.O.B, Reservation station when only MUL.D is ready to commit and two L.D committed.

L.D F6, 32(R2)

L.D F2, 44(R3)

MUL.D F0, F2, F4

F8, F2, F6 SUB.D

DIV.D F10, F0, F6

F6, F8, F2. ADD.D

Also show the type of hazards between instructions.

(08 Marks)

- a. Explain the basic VLIW approach for exploiting ILP, using multiple issues. (08 Marks)
  - b. What are the key issues in implementing advanced speculation techniques? Explain in (08 Marks) detail. (04 Marks)
  - c. Write a note on value predictors.

### PART - B

a. Explain the directory based cache coherence for a distributed memory multi processor 5 (10 Marks) system along with state transition diagram.

- b. Explain any two hardware primitives to implement synchronization with example.(10 Marks)
- 6 a. Explain block replacement strategies to replace a block, with example when a cache

(06 Marks)

b. Explain the types of basic cache optimization.

g (09 Marks)

- c. With a diagram, explain organization of data cache in the opteron microprocessor. (05 Marks)
- 7 a. Explain the following advanced optimization of cache:
  - i) Compiler optimizations to reduce miss rate.
  - ii) Merging write buffer to reduce miss penalty.
  - iii) Non blocking caches to increase cache band width.

(09 Marks)

- b. Explain in detail the architecture support for protecting processor from each other via virtual machines. (06 Marks)
- c. Explain internal organization of 64Mb DRAM.

(05 Marks)

- 8 a. Explain in detail the hardware support for preserving exception behaviour during speculation. (10 Marks)
  - Explain the architecture of IA64 intel processor and also the prediction and speculation support provided.

\*\*\*\*